# **CSM65: 3.3V GPIO**



#### Libraries

| Name                    | Process | Form<br>Factor | Silicon<br>proven |
|-------------------------|---------|----------------|-------------------|
| RGO_CSM65_25V33_G_30C   | G       | staggered      | yes               |
| RGO_CSM65_25V33_LPE_30C | LPe     | staggered      | yes               |
| RGO_CSM65_25V33_G_50C   | G       | Inline         | yes               |
| RGO_CSM65_25V33_LPE_50C | LPe     | Inline         | yes               |

### Summary

A full range of power pads is provided to enable the system designer different options for separate core power (VDD and VSS) and separate I/O padring power and ground (DVDD and DVSS). The ability to isolate separate power domains is also provided. In addition, the I/O library has a full complement of cells that provide the user with the ability to isolate analog I/O's and power within the same padring as the digital I/O's. Includes:

- Programmable GPIO
- Programmable fault-tolerant GPIO
- Input buffer
- Power supplies
- Isolated analog power supplies
- Programmable oscillator
- Full complement of support pads

## **ESD Protection**

I/O pads are designed with robust ESD protection for all market segments. Passed:

- 2KV ESD Human Body Model (HBM)
- 200 V ESD Machine Model (MM)
- 500 V ESD Charge Device Model (CDM)

## SRx\_BI\_SDS\_33V\_STB / FRx\_BI\_SDS\_33V\_STB



## Description

SRx\_BI\_SDS\_33V\_STB / FRx\_BI\_SDS\_33V\_STB are programmable, multi-voltage (1.8V, 2.5V, 2.8V, 3.0V, 3.3V) general purpose, bi-directional I/O buffers with a selectable LVCMOS input or LVCMOS Schmitt trigger input and programmable pull-up / pulldown. In the full-drive mode, this buffer can operate in excess of 100MHz frequency with 15pF external load and 125 MHz with 10pF load, but actual frequency is load and system dependent. A maximum of 200 MHz can be achieved under small capacitive loads.

## Form factor

Libraries are offered in both inline (core-limited) and staggered (pad limited) configurations.

## Inline (core-limited) – $50\mu m \times 120\mu m$



### Staggered (pad-limited) - 30µm x 180µm



## I<sub>OH</sub> (DVDD = 2.97V, SS)



## I<sub>OL</sub> (DVDD = 2.97V, SS)



## **CSM65: 3.3V GPIO**



## STx\_IN\_001\_33V\_NC



## Description

STP\_IN\_001\_33V\_NC is an input pad.

### Other pads

| Туре                         | Total cells |
|------------------------------|-------------|
| Power pads                   | 8           |
| Analog (isolated) power pads | 4           |
| Spacers / corners            | 6           |

### **Recommended operating conditions**

|                   | Description                   | Min                     | Nom        | Max                     | Units |
|-------------------|-------------------------------|-------------------------|------------|-------------------------|-------|
|                   |                               | 2.97                    | 3.3        | 3.63                    | V     |
|                   |                               | 2.70                    | 3.0        | 3.30                    | V     |
| V <sub>DVDD</sub> | I/O supply voltage            | 2.52                    | 2.8        | 3.08                    | V     |
|                   |                               | 2.25                    | 2.5        | 2.50                    | V     |
|                   |                               | 1.62                    | 1.8        | 1.98                    | V     |
| T <sub>A</sub>    | Ambient operating temperature | 0                       | 25         | 100                     | °C    |
| V <sub>VDD</sub>  | Core supply voltage           | 0.9                     | 1.0 to 1.2 | 1.32                    | V     |
| TJ                | Junction temperature          | -40                     | 25         | 125                     | °C    |
| V <sub>PAD</sub>  | Voltage at PAD                | 0                       | -          | V <sub>DVDD</sub>       | V     |
| VIH               | Input logic high              | 0.7 * V <sub>DVDD</sub> |            | $V_{DVDD}$ + 0.3        | V     |
| VIL               | Input logic low               | V <sub>DVSS</sub> - 0.3 |            | 0.3 * V <sub>DVDD</sub> | V     |

### **Characterization Corners**

| Nominal VDD        | Model | VDD     | <b>DVDD</b> <sup>[1]</sup> | Temperature |
|--------------------|-------|---------|----------------------------|-------------|
| 1.2 <sup>[2]</sup> | FF    | +10%    | +10%                       | -40°C       |
|                    | FF    | +10%    | +10%                       | 125°C       |
|                    | TT    | nominal | nominal                    | 25°C        |
|                    | SS    | -10%    | -10%                       | -40°C       |
|                    | SS    | -10%    | -10%                       | 125°C       |
|                    | FF    | +10%    | +10%                       | -40°C       |
|                    | FF    | +10%    | +10%                       | 125°C       |
| 1.1 [3]            | TT    | nominal | nominal                    | 25°C        |
|                    | SS    | -10%    | -10%                       | -40°C       |
|                    | SS    | -10%    | -10%                       | 125°C       |
|                    | FF    | +10%    | +10%                       | -40°C       |
|                    | FF    | +10%    | +10%                       | 125°C       |
| 1.0                | TT    | nominal | nominal                    | 25°C        |
|                    | SS    | -10%    | -10%                       | -40°C       |
|                    | SS    | -10%    | -10%                       | 125°C       |

<sup>[1]</sup> DVDD = 1.8, 2.5, 2.8, 3.0 and 3.3V <sup>[2]</sup> LPE process only.

[3] G process only

#### © 2006-2011 Aragio Solutions. All rights reserved.

Information in this document is subject to change without notice. Aragio Solutions may have patents, patent applications, trademarks, copyrights or other intellectual property rights covering subject matter in this document. Except as expressly provided in any written license agreement from Aragio, the furnishing of this document does not give you any license to the patents, trademarks, copyrights, or other intellectual property.

Published by:

**Aragio Solutions** 2201 K Avenue Section B Suite 200 Plano, TX 75074-5918 Phone: (972) 516-0999 Fax: (972) 516-0998 Web: http://www.aragio.com/

While every precaution has been taken in the preparation of this book, the publisher assumes no responsibility for errors or omissions, or for damages resulting from the use of the information contained herein. This document may be reproduced and distributed in whole, in any medium, physical or electronic, under the terms of a license or nondisclosure agreement with Aragio.

Printed in the United States of America